The following is a list of possible questions for our quiz on June 24th. Some of the questions will not be asked in the quiz. All the questions that will appear in the quiz will appear exactly as shown below (however, numeric parameters may be changed). The quiz is closed textbook, closed notes and closed neighbors. Note that the questions, which did not appear in this quiz, still may appear in the exams. You will find a solution for these questions during lectures.

**Part I – the “leftover topics” from the previous weeks:**

#1: What is “Moore’s Law”?

#2: What does “MIPS” stand for?

#3: What are “super computers” (how fast, what purpose and how large)?

#4: What is “Von-Neumann Architecture”?

#5: What is “Overflow Flag” in a processor (how is it used) for handling operations on two’s complement integers?

**Part II – the new topics from 6/18, 20, and 22:**

#6: What are the five basic steps in a processor datapath?

#7: What does “IF” stage in a processor datapath do?

#8: What does “ID” stage in a processor datapath do?

#9: What does “EX” stage in a processor datapath do?

#10: What does “ME” stage in a processor datapath do?

#11: What does “WB” stage in a processor datapath do?

#12: What is “PC (Program Counter)” register for?

#13: What does “CPI” stand for? What does it mean?

#14: What is “processor clock cycle time”? 
#15: Show the formula to calculate the execution time using, IC (instruction count), R (clock cycle rate), and one more parameter.

#16: Processors with a lower clock rate execute the same binary programs faster than the processors with a higher clock rate. How is this possible?

#17: For the following performance metrics for processors, show which way each metric is better:

- **Execution time**: short long
- **Clock rate**: low high
- **Clock cycle time**: short long
- **CPI**: small large
- **MIPS rate**: small large

#18: What are “scalar datapath processors”?

#19: What are “pipeline datapath processors”?

#20: What are “super-scalar datapath processors”?

#21: What are “super-pipeline datapath processors”?

#22: What are “VLIW datapath processors”?

#23: What are “vector datapath processors”?

#24: What are “structural hazards”? Show an example of the structural hazard (using assembly instructions).

#25: What are “data hazards”? Show an example of the data hazard (using assembly instructions).

#26: What are “control hazards”? Show an example of the control hazard (using assembly instructions).

#27: What are the four different types of data dependency?

#28: Show an example of RAR data dependency.

#29: Show an example of RAW data dependency.

#30: Show an example of WAR data dependency.

#31: Show an example of WAW data dependency.